

#### RFLM-262322HC-151

# High Power S Band Limiter Module: Ultra Low Flat Leakage & Fast Recovery Time

#### Features:

| • | Frequency Range:             | 2.6 to 3.2 GHz    |
|---|------------------------------|-------------------|
| • | High Average Power Handling: | +43 dBm           |
| • | High Peak Power Handling:    | +50 dBm           |
| • | Low Insertion Loss:          | < 0.8 dB          |
| • | Return Loss:                 | > 15 dB           |
| • | Low Flat Leakage Power:      | < 10 dBm          |
| • | Low Spike Energy Leakage:    | <0.5 ergs         |
| • | Ultra Fast Recovery Time:    | < 200 nsec        |
| • | Package:                     | 9mm x 6mm x 2.5mm |

- DC Blocking Capacitors
- "Always On Protection"
  - No external control lines or power supply required
- RoHS Compliant

# **Description:**

The RFLM-262322HC-151 SMT Silicon PIN Diode Limiter Module offers "Always On" High Power CW and Peak protection in the S-Band region. This Limiter Modules are based on proven hybrid assembly technique utilized extensively in high reliability, mission critical applications. The RFLM-262322HC-151 offers excellent thermal characteristics in a compact, low profile 9mm x 6mm x 2.5mm package. They designed for optimal small signal insertion loss permitting extremely low receiver noise figure while simultaneously offering excellent large input signal Flat Leakage for effective receiver protection in the S Band frequency range.

The RFLM-262322HC-151 Limiter Module provides outstanding passive receiver protection (Always On) which protects against High Average Power up to +43 dBm @  $T_{case}$ = +55 °C, High Peak Power up to +50 dBm (Peak) Pulse Width = 1 usec, Duty Cycle = 25%,  $T_{case}$ = +55 °C, maintains low flat leakage to less than 10 dBm (typ), and reduces Spike Leakage to less than 0.5 ergs (typ).

#### ESD and Moisture Sensitivity Rating

The RFLM-262322HC-151 Limiter Module carries a Class 1C ESD rating (HBM) and an MSL 1 moisture rating.

#### **Thermal Management Features**

The proprietary design methodology minimizes the thermal resistance from the PIN Diode junction to base plate (R<sub>THJ</sub>-A) to less than 25 °C/W. This circuit topology coupled with the thermal characteristic of the substrate design enables the Limiter Module to reliably handling High Input RF Power up to +43 dBm CW and RF Peak Power levels up to +50 dBm (1 uSec pulse width @ 25.0% duty cycle) with base plate temperature at +55 °C. The RFLM-262322HC-151 based substrate has been design to offer superior long term reliability in the customer's application by utilizing ultra-thin Au plating to combat Au embrittlement concerns.

#### **Absolute Maximum Ratings**

@  $Z_0$ =50 $\Omega$ ,  $T_A$ = +25 $^{\circ}$ C as measured on the base ground surface of the device.

| Parameter                                                 | Conditions                                                                                              | Absolute Maximum Value |
|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------|
| Operating Temperature                                     |                                                                                                         | -65 °C to 125 °C       |
| Storage Temperature                                       |                                                                                                         | -65 °C to 150 °C       |
| Junction Temperature                                      |                                                                                                         | 175 °C                 |
| Assembly Temperature                                      | T = 30 seconds                                                                                          | 260 °C                 |
| RF Peak Incident Power                                    | T <sub>CASE</sub> =55 °C, source and load<br>VSWR < 1.2:1, RF Pulse width<br>= 1 usec, duty cycle = 25% | +50 dBm                |
| RF CW Incident Power                                      | T <sub>CASE</sub> =+55 °C, source and load<br>VSWR < 1.2:1                                              | +45 dBm                |
| RF Input & Output DC Block<br>Capacitor Voltage Breakdown |                                                                                                         | 100 V DC               |

Note 1: T<sub>CASE</sub> is defined as the temperature of the bottom ground surface of the device.

#### RFLM-2062352HC-151 Electrical Specifications

@  $Z_o$ =50 $\Omega$ , TA= +25°C as measured on the base ground surface of the device.

| Parameters                                             | Symbol                | Test Conditions                                                                                                        | Min<br>Value | Typ<br>Value | Max<br>Value | Units |
|--------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|-------|
| Frequency                                              | F                     | 2.6 GHz ≤ F ≤ 3.2 GHz                                                                                                  | 2.6          |              | 3.2          | GHz   |
| Bandwidth                                              | BW                    | See note 1                                                                                                             |              | 800          |              | MHz   |
| Insertion Loss                                         | IL                    | 2.0 GHz $\leq$ F $\leq$ 4.0 GHz, P <sub>in</sub> = -20dBm<br>2.6 GHz $\leq$ F $\leq$ 3.2 GHz, P <sub>in</sub> = -20dBm |              | 0.65<br>0.65 | 1.5<br>0.8   | dB    |
| Insertion Loss Rate of Change vs Operating Temperature | ΔIL                   | 2.6 GHz ≤ F ≤ 3.2 GHz,<br>Pin ≤ -20 dBm                                                                                |              | 0.005        |              | dB/°C |
| Return Loss                                            | RL                    | 2.0 GHz ≤ F ≤ 4.0 GHz, Pin= -20dBm<br>2.6 GHz ≤ F ≤ 3.2 GHz, Pin= -20dBm                                               | 12<br>14     | 13<br>18     |              | dB    |
| Input 1 dB Compression<br>Point                        | IP <sub>1dB</sub>     | 2.0 GHz ≤ F ≤ 4.0 GHz                                                                                                  |              | 11           |              | dBm   |
| Peak Incident Power                                    | P <sub>inc (PK)</sub> | RF Pulse = 1 usec, Duty Cycle = 25%                                                                                    |              |              | +50          | dBm   |
| CW Incident Power                                      | P <sub>inc(CW)</sub>  | 2.6 GHz ≤ F ≤ 3.2 GHz; T <sub>case</sub> = +55°C                                                                       |              | +43          | +45          | dBm   |
| Flat Leakage                                           | FL                    | P <sub>in</sub> = +57 dBm, RF Pulse width = 1 us,<br>duty cycle = 5%,                                                  |              | 10           |              | dBm   |
| Spike Leakage                                          | SL                    | Pin = +57 dBm, RF Pulse Width = 1 us,<br>duty cycle = 5%                                                               |              |              | 0.5          | erg   |
| Recovery Time                                          | T <sub>R</sub>        | 50% falling edge of RF Pulse to 1 dB IL,<br>Pin = +57 dBm peak, RF PW = 1 us,<br>duty cycle = 5%                       |              | 100          | 200          | nsec  |

#### Note:

1) 800 MHz Bandwidth can be tuned across the 2.0 to 4.0 GHz Operating frequency range using off board tuning components.

#### RFLM-262322HC-151 Typical Performance

 $Z_o$  = 50 $\Omega$ , T <sub>CASE</sub> = 25°C, PIN = -20 dBm as measured on the Ground Plane of the device.





## **Assembly Instructions**

The RFLM-262322HC-151may be attached to the printed circuit card using solder reflow procedures using either RoHS or Sn63/ Pb37 type solders per the Table and Temperature Profile Graph shown below:

| Profile Parameter                                                   | Sn-Pb Assembly Technique | RoHS Assembly Technique |
|---------------------------------------------------------------------|--------------------------|-------------------------|
| Average ramp-up rate (T <sub>L</sub> to T <sub>P</sub> )            | 3°C/sec (max)            | 3°C/sec (max)           |
| Preheat Temp Min (T <sub>smin</sub> ) Temp Max (T <sub>smax</sub> ) | 100°C<br>150°C           | 100°C<br>150°C          |
| Time ( min to max) (t <sub>s</sub> )                                | 60 – 120 sec             | 60 – 180 sec            |
| T <sub>smax</sub> to T <sub>L</sub><br>Ramp up Rate                 | 3°C/sec (max)            | 3°C/sec (max)           |
| Peak Temp (T <sub>P</sub> )                                         | 225°C +0°C / -5°C        | 260°C +0°C / -5°C       |
| Time within 5°C of Actual Peak<br>Temp (T <sub>P</sub> )            | 10 to 30 sec             | 20 to 40 sec            |
| Time Maintained Above:<br>Temp $(T_L)$<br>Time $(t_L)$              | 183°C<br>60 to 150 sec   | 217°C<br>60 to 150 sec  |
| Ramp Down Rate                                                      | 6°C/sec (max)            | 6°C/sec (max)           |
| Time 25°C to T <sub>P</sub>                                         | 6 minutes (max)          | 8 minutes (max)         |

# **Solder Re-Flow Time-Temperature Profile**



## RFLM-262322HC-151 Limiter Module Foot Print Drawing



#### Notes:

- 1) Plain surface is the RF, DC and Thermal ground. In user's end application this surface temperature must be managed to meet the power handling requirements.
- 2) Back side metallization is thin Au termination plating to combat Au embrittlement (Au plated over Cu).
- 3) Unit = mils

#### **Thermal Design Considerations:**

The design of the RFLM-262322HC-151Limiter Module permits the maximum efficiency in thermal management of the PIN Diodes while maintaining extremely high reliability. Optimum Limiter performance and reliability of the device can be achieved by the maintaining the base ground surface temperature of less than 55°C.

There must be a minimal thermal and electrical resistance between the limiter module and ground. Adequate thermal management is required to maintain a Tjc at less than +175°C and thereby avoid adversely affecting the semiconductor reliability. Special care must be taken to assure that minimal voiding occurs in the solder connection in the areas shade in red in the figure shown below.

#### Recommended RF Circuit Solder Footprint for the RFLM-262322HC-151



ALN Substrate Dutline (354x236 mils)
Rogers 4350B, 20 mils, 1oz copper, 42.5 mils microstrip
trace width
Finished via size is 25 mils
Use 2.5 - 3 mils radius for fillet

#### Notes:

- Recommended PCB material is Rogers 4350B, 20 mils thick (RF Input and Output trace width needs to be adjusted from the recommended footprint.)
- 2) Plain surface is RF, DC and Thermal Ground. Vias should be solid Cu filled and Au plated for optimal heat transfer from backside of Limiter Module through circuit vias to thermal ground.
- 3) Unit = mils

# **Part Number Ordering Detail:**

The RFLM-262322HC-151 Limiter Module is available in the following shipping format.

| Part Number       | Description                                         | Packaging |
|-------------------|-----------------------------------------------------|-----------|
| RFLM-262322HC-151 | S-Band Limiter with Input & Output DC Blocking Caps | Gel Pak   |